Skip to content

NISC DISC User's Guide

NISC DISC User's Guide

Click for full-size.

NISC DISC User's Guide

by unlisted

  • Used
Condition
Very Good condition - former library ownership with rubber stamping & labels/none
Seller
Seller rating:
This seller has earned a 3 of 5 Stars rating from Biblio customers.
Coeur d'Alene, Idaho, United States
Item Price
£6.88
Or just £6.19 with a
Bibliophiles Club Membership
£3.23 Shipping to USA
Standard delivery: 7 to 14 days

More Shipping Options

Payment Methods Accepted

  • Visa
  • Mastercard
  • American Express
  • Discover
  • PayPal

About This Item

National Information Services Corp.
Version 1.0ROM Wright SoftwareSpiral Binding5.4 x 8.6 inches, 180 pages
see Table of Contents
No instruction set computing (NISC) is a computing architecture and compiler technology for designing highly efficient custom processors and hardware accelerators by allowing a compiler to have low-level control of hardware resources.
NISC is a statically-scheduled horizontal nanocoded architecture (SSHNA). The term "statically scheduled" means that the operation scheduling and hazard handling are done by a compiler. The term "horizontal nanocoded" means that NISC does not have any predefined instruction set or microcode. The compiler generates nanocodes which directly control functional units, registers and multiplexers of a given datapath. Giving low-level control to the compiler enables better utilization of datapath resources, which ultimately result in better performance. The benefits of NISC technology are:
Simpler controller: no hardware scheduler, no instruction decoderBetter performance: more flexible architecture, better resource utilizationEasier to design: no need for designing instruction-setsThe instruction set and controller of processors are the most tedious and time-consuming parts to design. By eliminating these two, design of custom processing elements become significantly easier.
Furthermore, the datapath of NISC processors can even be generated automatically for a given application. Therefore, designer's productivity is improved significantly.
Since NISC datapaths are very efficient and can be generated automatically, NISC technology is comparable to high level synthesis (HLS) or C to HDL synthesis approaches. In fact, one of the benefits of this architecture style is its capability to bridge these two technologies (custom processor design and HLS).
In the past, microprocessor design technology evolved from complex instruction set computer (CISC) to reduced instruction set computer (RISC). In the early days of the computer industry, compiler technology did not exist and programming was done in assembly language. To make programming easier, computer architects created complex instructions which were direct representations of high level functions of high level programming languages. Another force that encouraged instruction complexity was the lack of large memory blocks.
As compiler and memory technologies advanced, RISC architectures were introduced. RISC architectures need more instruction memory and require a compiler to translate high-level languages to RISC assembly code. Further advancement of compiler and memory technologies leads to emerging very long instruction word (VLIW) processors, where the compiler controls the schedule of instructions and handles data hazards.
NISC is a successor of VLIW processors. In NISC, the compiler has both horizontal and vertical control of the operations in the datapath. Therefore, the hardware is much simpler. However the control memory size is larger than the previous generations. To address this issue, low-overhead compression techniques can be used.

Reviews

(Log in or Create an Account first!)

You’re rating the book as a work, not the seller or the specific copy you purchased!

Details

Bookseller
Worldwide Collectibles US (US)
Bookseller's Inventory #
09232117-2
Title
NISC DISC User's Guide
Author
unlisted
Format/Binding
Spiral Binding
Book Condition
Used - Very Good condition - former library ownership with rubber stamping & labels
Jacket Condition
none
Quantity Available
1
Edition
Version 1.0
Publisher
National Information Services Corp.
Place of Publication
Baltimore, MD
Date Published
1993
Keywords
Computer Architecture, compiler technology
Size
5.4 x 8.6 inches, 180 pages

Terms of Sale

Worldwide Collectibles

Payments are expected within 10 days unless prior arrangements are made.

About the Seller

Worldwide Collectibles

Seller rating:
This seller has earned a 3 of 5 Stars rating from Biblio customers.
Biblio member since 2001
Coeur d'Alene, Idaho

About Worldwide Collectibles

Our specialties are unusual books, unusual CDs, and sports memorabilia
tracking-